

# T7570 Programmable PCM Codec with Hybrid-Balance Filter

### **Features**

- Programmable internal hybrid-balance network
- Programmable transmit gain
   19.4 dB range, 0.1 dB step size
- Programmable receive gain
   19.4 dB range, 0.1 dB step size
- Dual-programmable PCM interface
  - Up to 64 time slots per frame
  - Variable data rate (64 kHz to 4.096 MHz)
  - Two timing modes
- Programmable µ-law or A-law companding
- $300 \Omega$  drive receive amplifier
- Analog and digital loopbacks
- On-chip sample-and-hold, autozero, and precision voltage reference
- Single 5 V power supply

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

- Latch-up free, low-power CMOS technology
  - 70 mW typical operating power dissipation
  - 1.5 mW typical standby power dissipation
- Serial microprocessor-control interface
- 6-pin parallel I/O latch
- TTL- and CMOS-compatible digital I/O
- Meets or exceeds D3/D4 (as per Legerity PUB 43801) ITU-T (formerly CCITT) G.711—G.712, and LSSGR requirements
- Operating temperature range: -40 °C to +85 °C

# **Description**

The Legerity's T7570 programmable PCM Codec with hybrid-balance filter is a programmable PCM codec with an internal hybrid-balance network filter. It provides analog-to-digital and digital-to-analog conversion, as well as the transmit and receive filtering necessary to interface a voice telephone circuit to a time-division multiplexed (TDM) system. Programmable features include transmit gain setting over a 19.4 dB range and receive gain setting over a 19.4 dB range. An internal filter can be programmed to provide hybrid balancing over a wide range of loop impedances for both active and transformer subscriber line interface circuits (SLIC).

The device is programmed over a low pin-count, standard, serial, microprocessor-control interface. A 6-pin parallel input/output latch is provided to control interface circuits. Each of these pins can be individually programmed to be an input or an output.

The T7570 is fabricated by using a low-power CMOS technology, requires a single 5 V supply, and is available in a 28-pin PLCC package for surface mounting.

Document ID# 080999 Date: Nov 01, 2002
Rev: A Version: 1
Distribution: Public

# **Table of Contents**

| 11 12 12 12 12 12 12 12 12 12 12 12 12 1 |
|------------------------------------------|
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
| 13<br>13                                 |
| 13<br>14                                 |
| 14                                       |
|                                          |
|                                          |
| 12                                       |
| 15                                       |
| 20                                       |
| 25                                       |
| 26                                       |
| 26<br>27                                 |
|                                          |
|                                          |

# **Description** (continued)



Figure 1. Block Diagram



Figure 2. Pin Diagram

5-2787 (F)

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIG

# Pin Information (continued)

**Table 1. Pin Description** 

| Pin      | Symbol                                    | Type       | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|-------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | GND                                       |            | <b>Ground</b> . All analog and digital signals are referenced to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2        | VFrO                                      | О          | Receive Analog Power Amplifier Output. This pin can drive load impedances as low as 300 $\Omega$ . PCM data received on the assigned DR pin is decoded and appears at this output as a voice-frequency signal.                                                                                                                                                                                                                                                                                                     |
| 3        | NC                                        |            | No Connect. Connections may be made to or traces may be routed through this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4<br>5   | NC                                        |            | <b>No Connects.</b> Do not make connections to or route traces through pins 4 and 5.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6<br>7   | IL3<br>IL2                                | I/O<br>I/O | <b>Interface Latch I/O.</b> These pins can be individually programmed as inputs or outputs as determined by the state of the corresponding bits in the latch direction register (LDR). For pins configured as inputs, the logic state sensed on each input is latched into the interface latch register (ILR) whenever control data is written to the T7570, and the information is shifted out on the CO pin. When configured as outputs, control data written into the ILR appears at the corresponding IL pins. |
| 8        | FSR                                       | I          | <b>Receive Frame-Sync Input.</b> A pulse or square-wave waveform with an 8 kHz repetition rate is applied to this input to define the start of the receive time slot assigned to this device (nondelayed frame mode), or the start of the receive frame (delayed frame mode using the internal time-slot assignment counter).                                                                                                                                                                                      |
| 9<br>10  | Dr1<br>Dr0                                | I          | <b>Receive PCM Inputs.</b> These receive data input(s) are inactive except during the assigned receive time slot of the assigned port when the receive PCM data is shifted in on the falling edges of BCLK.                                                                                                                                                                                                                                                                                                        |
| 11       | СО                                        | О          | <b>Control Output.</b> Serial control information is shifted out from the T7570 on this pin when $\overline{CS}$ is low. It can be connected to CI if required.                                                                                                                                                                                                                                                                                                                                                    |
| 12       | CI                                        | I          | <b>Control Input.</b> Serial control information is shifted into the T7570 on this pin when $\overline{CS}$ is low. It can be connected to CO if required.                                                                                                                                                                                                                                                                                                                                                         |
| 13       | CCLK                                      | I          | <b>Control Clock.</b> This clock shifts serial control information into CI or out from CO when the $\overline{\text{CS}}$ is low, depending on the current instruction. CCLK can be asynchronous with the other system clocks.                                                                                                                                                                                                                                                                                     |
| 14       | CS                                        | I          | <b>Chip Select (Active-Low).</b> When this pin is low, control information can be written into or read from the T7570 via the CI and CO pins.                                                                                                                                                                                                                                                                                                                                                                      |
| 15       | MR                                        | I          | Master Reset. This logic input must be pulled low for normal operation of the T7570. When pulled momentarily high (at least 1 $\mu$ s), all programmable registers in the device are reset to the states specified under powerup initialization.                                                                                                                                                                                                                                                                   |
| 16       | BCLK                                      | I          | <b>Bit Clock Input.</b> This pin shifts PCM data into and out of the DR and Dx pins. BCLK can vary from 64 kHz to 4.096 MHz in 8 kHz increments and must be synchronous with MCLK at the start of each frame. MCLK can be used as BCLK.                                                                                                                                                                                                                                                                            |
| 17       | MCLK                                      | C          | Master Clock. The master-clock input is used by the switched capacitor filters and the encoder and decoder sequencing logic. It must be 1.536 MHz, 1.544 MHz, 2.048 MHz, or 4.096 MHz and must be synchronous with BCLK at the start of each frame.                                                                                                                                                                                                                                                                |
| 18<br>19 | Dx0<br>Dx1                                | 0 0        | <b>Transmit PCM Output.</b> These transmit-data, high-impedance state outputs remain in the high impedance state except during the assigned transmit time slot on the assigned port, during which the transmit PCM data byte is shifted out on the rising edges of BCLK.                                                                                                                                                                                                                                           |
| 20<br>21 | $\frac{\overline{TS}x0}{\overline{TS}x1}$ | 0          | Backplane Line Driver Enable (Active-Low). Normally, these open-drain outputs are floating in a high-impedance state. When a time slot is active on one of the Dx outputs, the appropriate TSx output pulls low to enable a backplane line driver.                                                                                                                                                                                                                                                                 |

### Pin Information (continued)

Table 1. Pin Description (continued)

| Pin | Symbol | Type | Name/Description                                                                 |
|-----|--------|------|----------------------------------------------------------------------------------|
| 22  | FSx    | I    | <b>Transmit Frame-Sync Input.</b> A pulse or square-wave waveform with an 8      |
|     |        |      | kHz repetition rate is applied to this input to define the start of the transmit |
|     |        |      | time slot assigned to this device (nondelayed frame mode) or the start of the    |
|     |        |      | transmit frame (delayed frame mode using the internal time-slot assignment       |
|     |        |      | counter). If only the receive channel is being used, it is still necessary to    |
|     |        |      | apply the transmit frame-sync every frame.                                       |
| 23  | IL5    | I/O  | Interface Latch. See pin 6.                                                      |
| 24  | IL4    | I/O  |                                                                                  |
| 25  | IL1    | I/O  |                                                                                  |
| 26  | IL0    | I/O  |                                                                                  |
| 27  | Vdd    | _    | 5 V ± 5% Power Supply.                                                           |
| 28  | VFxI   | I    | Transmit Analog High-Impedance Input. Voice-frequency signals                    |
|     |        |      | present on this input are encoded as an A-law or μ-law PCM bit stream and        |
|     |        |      | are shifted out on the selected Dx pin.                                          |

# **Functional Description**

# **Powerup Initialization**

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

When power is first applied, powerup reset circuitry initializes the T7570 and puts it into the powerdown state. The gain control registers for the transmit and receive gain sections are programmed to off, the hybrid-

balance circuit is turned off, the power amp is disabled, and the device is in the nondelayed timing mode. The latch direction register (LDR) is preset with all IL pins programmed as inputs, placing the interface pins in a high-impedance state. The CI is ready for the first control byte of the initialization sequence. Other initial states in the control register are indicated in the Control Register Instruction section under Programmable Functions.

A reset to these same initial conditions can also be forced by driving the MR pin momentarily high for at least 1 µs. This can be done either on powerup or powerdown. For normal operation, this pin must be pulled low.

The desired modes for all programmable functions can be initialized via the serial control port prior to a powerup command.

### **Powerdown State**

Following a period of activity in the powerup state, the powerdown state can be entered by writing any of the control instructions into the serial control port with the P bit set to 1, as indicated in Table 2.

The powerdown instruction can be included within any other instruction code. It is recommended that the chip be powered down before executing any instructions. In the powerdown state, all nonessential circuitry is de-activated and the Dx0 and Dx1 outputs are in the high-impedance condition.

The coefficients stored in the hybrid-balance circuit and the gain control registers, the data in the LDR and ILR, and all control bits remain unchanged in the powerdown state unless changed by writing new data via the serial control port, which remains active. The outputs of the interface latches also remain active, maintaining the ability to monitor and control interface circuits like a SLIC.

### Transmit Filter and Encoder

The transmit section input, VFxI, provides a high-impedance load to the line-interface circuit. The input signal is summed with the internal hybrid cancellation signal. The resulting signal is the input to a programmable gain or attenuation amplifier that is controlled by the contents of the transmit gain register (see Programmable Functions section). The signal is then passed through an antialiasing filter followed by a fifth-order, low-pass and third-order, high-pass, switched-capacitor filter. After the filter, the A/D converter translates the signal into PCM data for transmission. The A/D

### **Transmit Filter and Encoder** (continued)

converter has a compressing characteristic according to the standard ITU-T A- or μ-coding laws selected by a control instruction (see Tables 2 and 3). A precision on-chip voltage reference helps ensure accurate and highly stable transmission levels. Any offset voltage arising in the gain-set amplifier, the filters, or the comparator is canceled by an internal autozero circuit.

### **Decoder and Receive Filter**

PCM data is shifted into the decoder's receive PCM register via the Dr0 or Dr1 pin during the selected time slot on eight falling edges of BCLK. The decoder consists of an expanding digital-to-analog convertor with either A- or  $\mu$ -law decoding characteristic, which is selected by the same control instruction used to select the encode law. Following the decoder is a fifth-order, low-pass, switched-capacitor filter with Sin(x)/x correction for the 8 kHz sample and hold. A programmable gain amplifier that is set by writing to the receive gain register is included, followed by a power amplifier capable of driving a 300  $\Omega$  load to 4.0 V peak to peak.

### **PCM** Interface

The FSx and FSR frame-sync inputs determine the beginning of the 8-bit transmit and receive time slots, respectively. They can have any duration from a single cycle of BCLK high to one MCLK period low. Two different relationships can be established between the frame-sync inputs and the actual time slots on the PCM buses by setting bit 3 in the control register (see

Table 3). Nondelayed data mode is similar to long-frame timing of other codecs for which time slots begin nominally coincident with the rising edge of the appropriate FS input. The alternative is to use delayed-data mode in which each FS input must be high at least a half-cycle of BCLK earlier than the time slot. The time-slot assignment circuit on the device can only be used with delayed-data timing.

The time-slot assignment capability of this device is a subset of the Legerity concentration highway interface. The beginning of the first time slot in a frame is identified by the appropriate FS input. The actual transmit and receive time slots are then determined by the internal time-slot assignment counters.

Transmit and receive frames and time slots can be skewed from each other by any number of BCLK cycles by offsetting FSR and FSx. During each assigned transmit time slot, the selected Dx0/1 output shifts data out from the PCM reg-

ister on the rising edges of BCLK.  $\overline{TS}x0$  (or  $\overline{TS}x1$  as appropriate) also pulls low for the first 7.5 bit times of the time slot to control the high-impedance state enable of a backplane line driver. Serial PCM data is shifted into the selected DR0/1 input during each assigned receive time slot on the falling edges of BCLK. Dx0 or Dx1 and Dx0 or Dx1 are selectable on the T7570 (see the Port Selection section under Programmable Functions).

### **Serial Control Port**

Programmable register instructions (Table 2) are written into or read back from the T7570 via the serial control port consisting of the control clock (CCLK), the serial data input (CI) and output (CO), and the chip-select input  $(\overline{CS})$  (see Figure 6). All instructions require 2 bytes, with the exception of a single-byte powerup/powerdown command. The bits in byte 1 are defined as follows: bit 7 specifies powerup or powerdown; bits 6, 5, 4, and 3 specify the register address; bit 2 specifies whether the instruction is a read or a write; bit 1 specifies a one-byte or two-byte instruction; and bit 0 is not used.

Prior to the initial register write, after powerup or master reset, CCLK must be cycled a minimum of one time.

To shift control data into the T7570, CCLK must be pulsed high eight times while  $\overline{CS}$  is low. Data on the CI input is shifted into the serial input register on the falling edge of each CCLK pulse. After all data is shifted in, the contents of the input shift register are decoded and can indicate that a second byte of control data follows. This second byte can either be defined by a second byte wide  $\overline{CS}$  pulse or can follow the first contiguously; it is not mandatory for  $\overline{CS}$  to return high between the first and second control bytes.

At the end of the eighth CCLK pulse in the second control byte, the data is loaded into the appropriate programmable register.  $\overline{CS}$  can remain low continuously when programming successive registers, if desired. However,  $\overline{CS}$  should be set high when no data transfers are in progress.

To read back interface latch data or status information from the T7570, the first byte of the appropriate instruction, as defined in Table 2, is strobed in during the first  $\overline{CS}$  pulse.  $\overline{CS}$  must then be taken low for a further eight CCLK cycles, during which the data is shifted onto the CO pin on the rising edges of CCLK. When  $\overline{CS}$  is high, the CO pin is in the high-impedance state, enabling the CO pins of many devices to be multiplexed together.

6 Legerity, Inc.

### **Programmable Functions**

Any of the programmable registers can be modified while the device is powered up or down.

### Powerup/Powerdown Control

Following powerup initialization, powerup and powerdown control can be accomplished by writing any of the control instructions listed in Table 2 into the T7570, with the P bit set to 0 for powerup or 1 for powerdown. Normally, it is recommended that all programmable functions be initially programmed while the device is powered down. Power-state control can then be included with the last programming

instruction or in a separate single-byte instruction. When the powerup or powerdown control is entered as a single-byte instruction, bit 1 must be 0.

When a powerup command is given, all deactivated circuits are activated, but the PCM outputs, Dx0 and Dx1, remain in the high-impedance state until the second FSx pulse after powerup.

### **Control Register Instruction**

The first byte of a read or write instruction to the control register is as shown in Table 2. The second byte has the bit functions shown in Tables 3, 5, 6, 7, 8, and 9.

**Table 2. Programmable Register Instructions** 

| Function                           | Byte 1 |        |         |        |     |     |    | Byte 2 |                                         |
|------------------------------------|--------|--------|---------|--------|-----|-----|----|--------|-----------------------------------------|
|                                    | PDN    |        | Address |        |     | R/W | P2 | X      |                                         |
|                                    | 7      | (      | _       |        | 3   | 2   |    | 0      | DATA                                    |
| Circle In the December /December 1 |        | 6<br>X | 5<br>V  | 4<br>V | X   | 2   | 0  | X      |                                         |
| Single-byte Powerup/Powerdown      | P      |        | X       | X      |     | X   |    |        | None                                    |
| Write Control Register             | P      | 0      | 0       | 0      | 0   | 0   | 1  | X      | See Table 3.                            |
| Read Control Register              | P      | 0      | 0       | 0      | 0   |     | 1  | X      |                                         |
| Write Interface Latch Register     | P      | 0      | 0       | 0      | 1   | 0   | 1  | X      | See Table 6.                            |
| Read Interface Latch Register      | P      | 0      | 0       | 0      | 1   | 1   | -1 | X      |                                         |
| Write Latch Direction Register     | P      | 0      | 0       | 1      | 0   | 0   | _1 | X      | See Table 5.                            |
| Read Latch Direction Register      | P      | 0      | 0       | 1      | 0   | 1   | 1  | X      |                                         |
| Write Receive Gain Register        | P      | 0      | 1       | 0      | 0   | 0   | 1  | X      | See Table 9.                            |
| Read Receive Gain Register         | P      | 0      | 1       | 0      | 0   | 1   | 1  | X      |                                         |
| Write Transmit Gain Register       | P      | 0      | 1       | 0      | 1   | 0   | 1  | X      | See Table 8.                            |
| Read Transmit Gain Register        | P      | 0      | 1       | 0      | , 1 | 1   | 1  | X      |                                         |
| Write Hybrid-balance Register 1    | P      | 0      | 1       | 1      | 0   | 0   | 1  | X      | These bits are defined by               |
| Read Hybrid-balance Register 1     | P      | 0      | 1       | 1      | 0   | 1   | 1  | X      | the Legerity T7570 hybrid-              |
| Write Hybrid-balance Register 2    | P      | 0      | 1       | 1      | 1   | 0   | 1  | X      | balance software program.               |
| Read Hybrid-balance Register 2     | P      | 0      | 1       | 1      | 1   | 1   | 1  | X      | Contact your Legerity account represen- |
| Write Hybrid-balance Register 3    | P      | 1      | 0       | 0      | 0   | 0   | 1  | X      | tative for a copy of this               |
| Read Hybrid-balance Register 3     | P      | 1      | 0       | 0      | 0   | 1   | 1  | X      | software.                               |
| Write Receive Time Slot/Port       | P      | 1      | 0       | 0      | 1   | 0   | 1  | X      | See Table 7.                            |
| Read Receive Time Slot/Port        | P      | 1      | 0       | 0      | 1   | 1   | 1  | X      | (receive instruction)                   |
| Write Transmit Time Slot/Port      | P      | 1      | 0       | 1      | 0   | 0   | 1  | X      | See Table 7.                            |
| Read Transmit Time Slot/Port       | P      | 1      | 0       | 1      | 0   | 1   | 1  | X      | (transmit instruction)                  |

Notes:

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

Bit 7 of bytes 1 and 2 is always the first bit clocked into or out from the CI and CO pins. X = don't care.

P is the powerup/down control bit (0 = powerup, 1 = powerdown); see Powerup/Powerdown Control section.

Other register address codes are invalid and should not be used.

### **Programmable Functions** (continued)

**Control Register Instruction** (continued)

7 Table 3. Control Register Byte 2 Functions

|                |    | Bit | Number | r and Na | Function |     |    |                                     |
|----------------|----|-----|--------|----------|----------|-----|----|-------------------------------------|
| 7              | 6  | 5   | 4      | 3        | 2        | 1   | 0  |                                     |
| F <sub>1</sub> | Fo | MA  | IA     | DN       | DL       | AL  | PP |                                     |
| 0              | 0  | _   | _      | _        | _        | _   | _  | Reserved                            |
| 0              | 1  |     |        | _        | _        | _   | _  | MCLK = 1.536 MHz or 1.544 MHz       |
| 1              | 0  |     | _      | _        | _        | _   |    | MCLK = 2.048 MHz*                   |
| 1              | 1  |     |        | _        | _        | _   |    | MCLK = 4.096 MHz                    |
| _              | _  | 0   | X      |          | _        |     |    | μ-law*                              |
| _              | _  | 1   | 0      | _        | _        | _   |    | A-law, Including Even Bit Inversion |
| ll —           |    | 1   | 1      |          | _        |     |    | A-law, No Even Bit Inversion        |
| _              | _  |     | _      | 0        | _        | _   | _  | Delayed Data Timing                 |
| —              |    |     |        | 1        | _        |     | _  | Nondelayed Data Timing*             |
| _              | _  |     |        |          | 0        | 0   |    | Normal Operation*                   |
| _              | _  |     | _      | _        | 1        | X   | _  | Digital Loopback                    |
|                | _  |     |        | _        | 0        | 1   |    | Analog Loopback                     |
| í —            | _  |     |        |          | _        |     | 0  | Power Amp Enabled in Powerdown      |
| -              | _  |     |        | _        | _        | _ < | 1  | Power Amp Disabled in Powerdown*    |

<sup>\*</sup> State at powerup initialization (bit 4 = 0).

**(7)** Table 4. Coding Law Conventions

| Vin                     | μ <b>-Law</b> | True A-Law With    | A-Law Without      |
|-------------------------|---------------|--------------------|--------------------|
|                         | MSB LSB       | Even Bit Inversion | Even Bit Inversion |
|                         |               | MSB LSB            | MSB LSB            |
| $V_{IN} = +$ Full Scale | 10000000      | 10101010           | 111111111          |
| $V_{IN} = 0 V$          | 11,11111      | 11010101           | 10000000           |
| $V_{IN} = -$ Full Scale | 00000000      | 00101010           | 01111111           |

Note: The MSB is always the first PCM bit shifted in or out of the T7570.

# Master Clock Frequency Selection

A master clock must be provided to the T7570 for operation of the filter and coding/decoding functions. The MCLK frequency must be either 1.536 MHz,

1.544 MHz, 2.048 MHz, or 4.096 MHz and must be synchronous with BCLK at the start of each frame. Bits F<sub>0</sub> and F<sub>1</sub> (see Table 3) must be set during initialization to select the correct internal divider.

### **Coding Law Selection**

Bits MA and IA in Table 3 permit the selection of  $\mu$ -law coding or A-law coding, with or without even bit inversion.

### **Analog Loopback**

The analog loopback mode is entered by setting the AL and DL bits in the control register as shown in Table 3. In the analog loopback mode, the transmit input VFxI is isolated from the input pin and internally connected to the VFRO output, forming a loop from the receive PCM register back to the transmit PCM register. The VFRO pin remains active, and the programmed settings of the transmit and receive gains remain unchanged; therefore, care must be taken to ensure that overload levels are not exceeded anywhere in the loop. It is recommended that the hybrid-balance filter be disabled during analog loopback.

RECOMMENDED FOR NEW DESIGN

### **Programmable Functions** (continued)

### **Digital Loopback**

The digital loopback mode is entered by setting the AL and DL bits in the control register as shown in Table 3. This mode provides another stage of path verification by enabling data written into the receive PCM register to be read back from that register in any transmit time slot at Dx0/1. In digital loopback mode, the decoder remains functional and outputs a signal at VFRO. If this is undesirable, the receive output can be disabled by programming the receive gain register to all 0s.

### **Interface Latch Directions**

Immediately following powerup, all interface latches assume they are inputs and, therefore, all IL pins are in a high-impedance state. Each IL pin can be individually programmed as a logic input or output by writing the appropriate instruction to the LDR (see Tables 2 and 5). For minimum power dissipation, unconnected latch pins should be programmed as outputs.

Bits L5—L0 must be set by writing the specified instruction to the LDR with the L bits in the second byte set as follows.

**Table 5. Byte 2 Functions of Latch Direction Register** 

|    | Byte 2 Bit Number |    |    |    |                |   |   |  |
|----|-------------------|----|----|----|----------------|---|---|--|
| 7  | 6                 | 5  | 4  | 3  | 2              | 1 | 0 |  |
| Lo | Lı                | L2 | L3 | L4 | L <sub>5</sub> | X | X |  |

Note: X = don't care.

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

| Ln Bit | IL Direction |
|--------|--------------|
| 0      | Input        |
| 1      | Output       |

### **Interface Latch States**

Interface latches configured as outputs assume the state determined by the appropriate data bit in the 2-byte instruction written to the interface latch register (ILR) as shown in Tables 2 and 6. Latches configured as inputs sense the state applied by an external source, such as the off-hook detect output of a SLIC. All bits of the ILR, i.e., sensed inputs and the programmed state of outputs, can be read back in the second byte of a read of the ILR.

It is recommended that during initialization, the state of IL pins to be configured as outputs should be programmed first, followed immediately by the LDR.

Table 6. Interface Latch Data Bit Order Bit Number

| Bit Number     |    |                |    |    |    |   |   |  |
|----------------|----|----------------|----|----|----|---|---|--|
| 7              | 6  | 5              | 4  | 3  | 2  | 1 | 0 |  |
| D <sub>0</sub> | D1 | D <sub>2</sub> | D3 | D4 | D5 | X | X |  |

### **Time-Slot Assignment**

The T7570 can operate in either fixed time-slot or time-slot assignment mode for selecting the transmit and receive PCM time slots. Following powerup, the device is automatically in nondelayed timing mode, in which the time slot always begins with the leading (rising) edge of frame-sync inputs FSx and FSR. Time-slot assignment can only be used with delayed-data timing (see Figure 5). FSx and FSR can have any phase relationship with each other in BCLK period increments. Alternatively, the internal time-slot assignment counters and comparators can be used to access any time slot in a frame by using the frame-sync inputs as marker pulses for the beginning of transmit and receive time slots of 8 bits each. A time slot is assigned by a 2-byte instruction as shown in Tables 2 and 7. The last 6 bits of the second byte indicate the selected time slot from 0 to 63 using straight binary notation. A new assignment becomes active on the second frame following the end of the CS for the second control byte. The EN bit allows the PCM inputs, Dr0/1, or outputs, Dx0/1, as appropriate, to be enabled or disabled. Time-slot assignment mode requires that the FSx and FSR pulses must conform to the delayed-data timing format shown in Figure 5.

### **Port Selection**

Two transmit serial PCM ports, Dx0 and Dx1, and two receive serial PCM ports, Dx0 and Dx1, are provided to enable two-way space switching to be implemented. Port selections for transmit and receive are made within the appropriate time-slot assignment instruction using the PS bit in the second byte. Port selection can only be used in delayed-data timing mode.

Table 7 shows the format of the second byte of both transmit and receive time-slot and port assignment instructions.

Legerity, Inc. 9

### **Programmable Functions** (continued)

Table 7. Time-Slot and Port Assignment Instruction

|    |    | Bi                                          | t Numbe                                                                              | r and Na   | Function       |                |    |                                           |  |
|----|----|---------------------------------------------|--------------------------------------------------------------------------------------|------------|----------------|----------------|----|-------------------------------------------|--|
| 7  | 6  | 5                                           | 4                                                                                    | 3          | 2              | 1              | 0  |                                           |  |
| EN | PS | T5*                                         | T4                                                                                   | <b>T</b> 3 | T <sub>2</sub> | T <sub>1</sub> | To |                                           |  |
| 0  | 0  | X                                           | X                                                                                    | X          | X              | X              | X  | Disable Dx0 Output (transmit instruction) |  |
|    |    |                                             |                                                                                      |            |                |                |    | Disable Dr0 Input (receive instruction)   |  |
| 0  | 1  | X                                           | X                                                                                    | X          | X              | X              | X  | Disable Dx1 Output (transmit instruction) |  |
|    |    |                                             |                                                                                      |            |                |                |    | Disable Dr1 Input (receive instruction)   |  |
| 1  | 0  | Assign One Binary-coded Time Slot from 0—63 |                                                                                      |            |                |                |    | Enable Dx0 Output (transmit instruction)  |  |
|    |    | Enable Dr0 Input (receive instruction)      |                                                                                      |            |                |                |    |                                           |  |
| 1  | 1  | Assign (                                    | Assign One Binary-coded Time Slot from 0—63 Enable Dx1 Output (transmit instruction) |            |                |                |    |                                           |  |
|    |    |                                             |                                                                                      |            |                |                |    | Enable Dr1 Input (receive instruction)    |  |

<sup>\*</sup> T5 is the MSB of the time-slot assignment.

### **Transmit Gain Instruction Byte 2**

The transmit gain can be programmed in 0.1 dB steps from – 0.4 dB to +19.0 dB by writing to the transmit gain register as defined in Tables 2 and 8. This corresponds to a range of 0 dBm0 levels at VFxI between

0.811 Vrms and 0.087 Vrms (equivalent to  $\pm$ 0.4 dBm to  $\pm$ 19.0 dBm into 600  $\Omega$ ).

To set transmit gain, determine the gain required of the codec in order to achieve the overall desired transmission level point (TLP) at the PCM interface (usually 0 dBm or -2 dBm).

In order for the internal hybrid-balance circuitry to be effective, the portion of VFRO returned to the codec analog input must be between -2.5 dB to -10.25 dB of the VFRO output. For instance, if a SLIC presents a

-6 dBm signal to VFXI when VFRO produces 0 dBm, good hybrid balance can be achieved. If the returned signal requires amplification to satisfy this requirement, then an additional op amp in the transmit path would be required. The T7570 will accommodate the phase inversion. A spare op amp is provided in some Legerity SLICs.

Once the codec gain is chosen, determine what signal level at VFxI would provide the desired TLP output at Dx. For our example of +6 dB gain (Gx) providing a

0 dBm TLP and working backwards from Dx, take the antilog of minus 6 dB divided by 20 and multiply by the 0.7746 reference level to obtain the signal level at VFXI in Vrms. As follows:

Finally, convert the signal level to a decimal number (n) using the following formula:

(2) 
$$200 * \log_{10} (Vrms / 0.08592) = n$$

Round n to the nearest integer and convert to binary. This is the code required by byte 2 of this instruction. Some examples are given in Table 8.

Table 8. Byte 2 of Transmit Gain Instructions

| Bit Number | 0 dBm0 Test Level (Vrms) |
|------------|--------------------------|
| 76543210   | at VFxI                  |
| 00000000   | No Output                |
| 00000001   | 0.087                    |
| 0000010    | 0.088                    |
|            | _                        |
| 10111111*  | 0.7746                   |
| Y          | _                        |
| 11000010   | 0.802                    |
| 11000011†  | 0.811                    |

<sup>\* 0</sup> dB path gain setting.

### **Receive Gain Instruction Byte 2**

The receive gain can be programmed in 0.1 dB steps from – 17.3 dB to +2.1 dB by writing to the receive gain register as defined in Tables 2 and 9. This corresponds to a range of 0 dBm0 levels at VFRO between

0.987 Vrms and 0.106 Vrms (equivalent to +2.1 dBm to – 17.3 dBm into  $600 \Omega$ ).

<sup>†</sup>Programming values greater than those listed in this table are permitted. However, large signals may cause overload.

### **Programmable Functions** (continued)

To set receive gain, first determine the gain required of the codec. For line card use, determine the codec's allocation to set the overall transmission level point (TLP) at Tip\Ring accordingly (usually 0 dBm or -4 dBm).

Once the codec gain is chosen, determine the signal level that would be delivered to VFRO when the reference TLP appears at DR. Take the antilog of the gain in dB (GR) divided by 20 and multiply by the 0.7746 reference level to obtain the signal level at VFRO in Vrms. As follows:

(3) antilog<sub>10</sub> (Gr / 20) \* 
$$0.7746 = Vrms$$

Finally, convert the signal level output to a decimal number (n) using the following formula:

(4) 
$$200 * \log_{10} (Vrms / 0.1045) = n$$

Round n to the nearest integer and convert to binary. This is the code required by byte 2 of this instruction. Some examples are given in Table 9.

Table 9. Byte 2 of Receive Gain Instructions

| Bit Number      | 0 dBm0 Test Level (Vrms) |
|-----------------|--------------------------|
| 76543210        | at VFrI                  |
| 0 0 0 0 0 0 0 0 | No Output (low Z to GND) |
| 0 0 0 0 0 0 0 1 | 0.106                    |
| 0000010         | 0.107                    |
| _               |                          |
| 10101110*       | 0.7746                   |
| _               |                          |
| 11000010        | 0.975                    |
| 11000011†       | 0.987                    |

<sup>\*0</sup> dB path gain setting.

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

# **Hybrid-Balance Filter**

The hybrid-balance filter on the T7570 is a programmable filter consisting of a second-order section, Hybal1, followed by a first-order section, Hybal2, and a programmable attenuator. Either of the filter sections can be bypassed if only one is required to achieve good cancellation. A selectable 180° inverting stage is included to compensate for interface circuits that invert the transmit input relative to the receive output signal. The second-order section is intended mainly to balance low-frequency signals across a transformer SLIC,

and the first-order section is intended to balance midrange to higher audio-frequency signals.

As a second-order section, Hybal1 has a pair of low-frequency zeros and a pair of complex conjugate poles. When configuring the Hybal1, matching the phase of the hybrid at low- to midband frequencies is most critical. Once the echo path is correctly balanced in phase, the magnitude of the cancellation signal can be corrected by the programmable attenuator.

The second-order mode of Hybal1 is most suitable for balancing interfaces with transformers having high inductance of 1.5 H or more. An alternative configuration for smaller transformers is available by converting Hybal1 to a simple first-order section with a single real low-frequency pole and zero. In this mode, the pole/zero frequency can be programmed.

Many line interfaces can be adequately balanced by use of the Hyball filter only, in which case the Hyball filter should be deselected to bypass it.

Hybal2, the higher-frequency first-order section, is provided for balancing an electronic SLIC and is also helpful with a transformer SLIC in providing additional phase correction for mid- and high-band frequencies, typically 1 kHz to 3.4 kHz. Such a correction is particularly useful if the test balance impedance includes a capacitor of 100 nF or less, such as the loaded and nonloaded loop test networks in the United States. Independent placement of the pole and zero location is provided.

Figure 3 shows a simplified diagram of the local echo-path for a typical application with a transformer interface. The magnitude and phase of the local echo signal, measured at VFxI, are a function of the termination impedance ZT, the line transformer, and the impedance of the two-wire loop, ZL. If the impedance reflected back into the transformer primary is expressed as ZL', then the echo path transfer function from VFrO to VFxI is the following:

(5) 
$$H(W) = Z_{L'}/(Z_T + Z_{L'})$$

The signal level returned at VFXI must be between –2.5 dB to –10.25 dB over the voice band, relative to the output at VFRO, in order for the hybrid balance function to be effective. Signals outside this range exceed the range of programmability of the hybrid path, and the software will provide unacceptable hybrid balance performance over the voice band.

<sup>†</sup> Programming values greater than those listed in this table are permitted. However, large signals may cause overload.

### **Hybrid-Balance Filter** (continued)



Figure 3. Block Diagram Hybrid-Balance Filter Network

# **Programming the Filter**

RECOMMENDED FOR NEW DESIGNS

On initial powerup, the hybrid-balance filter is disabled. Before the hybrid-balance filter can be programmed, it is necessary to design the transformer and termination impedance to meet system 2-wire input return loss specifications, which are normally measured against a fixed test impedance  $(600 \Omega \text{ or } 900 \Omega \text{ in most countries})$ . Only then can the echo path be modeled and the hybrid-balance filter programmed. Hybrid balancing is also measured against a fixed test impedance, specified by each national telecommunication administration to provide adequate control of talker and listener echo over the majority of their network connections. This test impedance is ZL in Figure 3. The echo signal and the degree of transhybrid loss obtained by the programmable filter must be measured from the PCM digital input, Dr0/1, to the PCM digital output, Dx0/1, either by digital test signal analysis or by conversion back to analog by a PCM codec/

Three registers must be programmed in the T7570 to fully configure the hybrid-balance filter (refer to Table 2 for Byte 1 addressing):

Register 1: Select/deselect hybrid-balance filter; invert/noninvert cancellation signal;

select/deselect Hybal2 filter section;

set attenuator.

| 1 | Byte 2 of Register 1 |     |      |   |        |          |      |   |  |  |
|---|----------------------|-----|------|---|--------|----------|------|---|--|--|
|   | 7                    | 6   | 5    | 4 | 3      | 2        | 1    | 0 |  |  |
|   | SEL                  | INV | SEL2 | 5 | GAIN ( | (All 0 = | MAX) | ) |  |  |

Register 2: Select/deselect Hybal1 filter; set Hybal1 to biquad or first order; select pole and zero frequency.

Register 3: Program pole frequency in Hybal2 filter; program zero frequency in Hybal2 filter.

Standard filter design techniques can be used to model the echo path (see Equation 5) and design a matching hybrid-balance filter configuration. Alternatively, the frequency response of the echo path can be measured and the hybrid-balance filter designed to replicate it.

T7570 hybrid-balance software is available from your Legerity account representative to aid in selecting the best balance filter register settings.

### Hybrid-Balance Filter (continued)

### **Power Supply**

While the pins of the T7570 devices are well protected against electrical misuse, it is recommended that the standard CMOS practice of applying GND to the device before any other connections are made should always be followed. In applications where the printed-circuit card can be plugged into a hot socket with power and clocks already present, an extra-long ground pin on the connector should be used.

To minimize noise sources, all ground connections to each device should meet at a common point as close as possible to the device GND pin to prevent the interaction of ground return currents flowing through a common-bus impedance. A power-supply decoupling capacitor of  $0.1~\mu F$  should be connected from this common point to VDD, as close to the device pins as possible. The power supply should also be decoupled with a low, effective series resistance capacitor of at least  $10~\mu F$ , located near the card edge connector.

# Absolute Maximum Ratings

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                                 | Symbol | Min        | Max            | Unit |
|-------------------------------------------|--------|------------|----------------|------|
| Storage Temperature Range                 | Tstg   | <b>-55</b> | 150            | °C   |
| Power Supply Voltage                      | Vdd    | _          | 6.5            | V    |
| Voltage on Any Pin with Respect to Ground |        | -0.5       | $0.5 + V_{DD}$ | V    |
| Maximum Power Dissipation (package limit) | Poiss  | 79-        | 600            | mW   |

# **Handling Precautions**

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Legerity employs a human-body model (HBM) and a charged-device model (CDM) for ESD susceptibility testing and protection design evaluation. ESD voltage thresholds are dependent on the circuit parameters used to define the model. No industry-wide standard has been adopted for CDM. However, a standard HBM (resistance =  $1500 \Omega$ , capacitance = 100 pF) is widely used and therefore can be used for comparison purposes. The HBM ESD threshold presented here was obtained using these circuit parameters.

Table 10. Human-Body Model ESD Threshold

| Device | Voltage |
|--------|---------|
| T7570  | ≥2000 V |

# **Electrical Characteristics**

For all tests,  $T_A = -40$  °C to +85 °C,  $V_{DD} = 5$  V  $\pm$  5%, and GND = 0 V, unless otherwise noted. Typical values are for  $T_A = 25$ °C and nominal supply values.

# dc Characteristics

| Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | —————————————————————————————————————— | 2.0  2.0  2.4  2.4  2.4  Vcc - 0.5  -10  -10  -30  -10 | 0.7                            |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------|--------------------------------|---|
| Output Voltage   Low $Vol = Dx0, Dx1, CO, IL = 3.2 \text{ mA}$ All other digital outputs, $IL = -1 \text{ mA}$ High $Voh = Dx0, Dx1, CO, IL = 3.2 \text{ mA}$ All other digital outputs except $\overline{TSx}$ , $IL = -1 \text{ mA}$ All other digital outputs except $\overline{TSx}$ , $IL = -1 \text{ mA}$ All digital outputs, $IL = -100 \mu A$ Input Current   High   III   Any digital input except MR, $VIH < VIN < VIC$ MR only  Output Current   in High-impedance State   Dx0, Dx1, CO, $IL = 3.2 \text{ mA}$ All other digital outputs except $\overline{TSx}$ , $IL = -100 \mu A$ III   Any digital input except MR, $VIH < VIN < VIC$ MR only  Output Current   in High-impedance State   Dx0, Dx1, CO, $IL = 3.2 \text{ mA}$ |                                        | 2.4<br>2.4<br>Vcc-0.5<br>-10<br>-10<br>-30             | 0.4<br>—<br>—<br>—<br>10<br>10 | + |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        | 2.4<br>Vcc - 0.5<br>-10<br>-10<br>-10<br>-30           | 0.4<br>—<br>—<br>—<br>10<br>10 |   |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        | 2.4<br>Vcc - 0.5<br>-10<br>-10<br>-10<br>-30           |                                | + |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        | 2.4<br>Vcc - 0.5<br>-10<br>-10<br>-10<br>-30           | 10                             | + |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        | Vcc - 0.5<br>-10<br>-10<br>-10<br>-30                  | 10                             | + |
| Input Current  Low  High  High  III  Any digital input, GND < VIN < VIL  Any digital input except MR,  VIH < VIN < VCC  MR only  Output Current in High-impedance State  Table 12. Power Dissipation  Any digital input, GND < VIL  Any digital input except MR,  VIH < VIN < VCC  MR only  Dx0, Dx1, CO, IL5—IL0 when selected as inputs, GND < VOUT < VCC                                                                                                                                                                                                                                                                                                                                                                                   |                                        | -10<br>-10<br>-10<br>-30                               | 10                             | + |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        | -10<br>-10<br>-30                                      | 10                             | - |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        | -10<br>-30                                             |                                |   |
| Output Current in High-impedance State    Dx0, Dx1, CO, IL5—IL0 when selected as inputs, GND < Vout < Vcc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        | -30                                                    | 100                            |   |
| in High-impedance State  IL5—IL0 when selected as inputs, GND < Vout < Vcc  Table 12. Power Dissipation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |                                                        |                                |   |
| ance State GND < Vout < Vcc  Table 12. Power Dissipation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 to 85                                | 10                                                     | 30                             |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        | -10                                                    | 10                             |   |
| Powerdown Current IDD0 CCLK, CI, CO = $0.4 \text{ V}$ , $\overline{\text{CS}} = 2.4 \text{ V}$ , interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        | 1 Typ 0.3                                              | 0.9                            | r |
| outputs with no load, all other inputs active enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | , power amp                            |                                                        |                                |   |
| Powerup Current $IDD1$ $CCLK, CI, CO = 0.4 \text{ V}, \overline{CS} = 2.4 \text{ V}, \text{ no load interface latches set as outputs with no load.}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        | p, 14.0                                                | 20.0                           | r |
| Powerdown Current IDD2 CCLK, CI, CO = $0.4 \text{ V}$ , $\overline{\text{CS}} = 2.4 \text{ V}$ , interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ce latches set a                       | ıs 4.0                                                 | 6.0                            | r |
| outputs with no load, all other inputs active enabled, no load on power amp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | , power amp                            |                                                        |                                |   |

| Parameter         | Symbol | Test Conditions                                                                                                                                                                           | Тур  | Max  | Unit |
|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| Powerdown Current | ОдаІ   | CCLK, CI, CO = $0.4$ V, $\overline{\text{CS}}$ = $2.4$ V, interface latches set as outputs with no load, all other inputs active, power amp enabled                                       | 0.3  | 0.9  | mA   |
| Powerup Current   | Idd1   | CCLK, CI, CO = $0.4$ V, $\overline{CS}$ = $2.4$ V, no load on power amp, interface latches set as outputs with no load                                                                    | 14.0 | 20.0 | mA   |
| Powerdown Current | IDD2   | CCLK, CI, CO = $0.4 \text{ V}$ , $\overline{\text{CS}} = 2.4 \text{ V}$ , interface latches set as outputs with no load, all other inputs active, power amp enabled, no load on power amp | 4.0  | 6.0  | mA   |
|                   | S      | 0                                                                                                                                                                                         |      |      |      |

# **Transmission Characteristics**

Table 13. Analog Interface

| Parameter                      | Symbol | Test Conditions                               | Min  | Тур | Max | Unit |
|--------------------------------|--------|-----------------------------------------------|------|-----|-----|------|
| Input Resistance               | Rvfxi  | 0.25 V < VFxI < 4.75 V                        | 390  | 585 |     | kΩ   |
| Input Offset Voltage at VFxI   | VOSx   | _                                             | 2.3  | _   | 2.5 | V    |
| Load Resistance                | RLvfro | _                                             | 300  | _   | _   | Ω    |
| Load Capacitance               | CLvfro | RLvfro $\geq 300 \Omega$                      | _    | _   | 200 | pF   |
|                                |        | CLvfro from VFrO to GND                       |      |     |     |      |
| Output Resistance              | ROvfro | Steady zero PCM code applied to Dr0 or Dr1    | _    | 1.6 | 3.0 | Ω    |
| Output Offset Voltage          | VOSR   | Alternating ± zero PCM code applied to Dr0 or | 2.3  | _   | 2.5 | V    |
| at VFrO                        |        | Dr1, maximum receive gain                     |      |     |     |      |
| Output Offset Voltage at VFRO, | VOSRPD | Control register byte 2, bit 7 = 0            | 2.3  | _   | 2.5 | V    |
| Powerdown                      |        |                                               |      |     |     |      |
| Output Voltage Swing           | Vswr   | RL = 300 Ω, maximum receive gain              | 4.01 |     |     | VPP  |

Table 14. Gain and Dynamic Range

| Parameter               | Symbol | Test Conditions                                                  | Ta (°C)    | Min   | Тур   | Max  | Unit  |
|-------------------------|--------|------------------------------------------------------------------|------------|-------|-------|------|-------|
| Absolute Levels         | Gal    | Maximum 0 dBm0 levels:                                           |            |       |       |      |       |
|                         |        | VFxI (gain set to 11000011)                                      |            | _     | 0.811 |      | Vrms  |
|                         |        | VFrO (gain set to 11000011)                                      |            | _     | 0.987 |      | Vrms  |
|                         |        | Minimum 0 dBm0 levels:                                           |            |       |       |      |       |
|                         |        | VFxI (gain set to 00000001)                                      | <b>V</b> – |       | 87.0  |      | mVrms |
|                         |        | VFrO (gain set to 00000001)                                      | _          | _     | 106.0 |      | mVrms |
| Transmit Gain           | Gxa    | Transmit gain programmed for                                     | 6          | -0.15 | _     | 0.15 | dB    |
| Absolute Accuracy       |        | maximum 0 dBm0 test level, mea-                                  |            |       |       |      |       |
|                         |        | sured deviation of digital code<br>from ideal 0 dBm0 PCM code at |            |       |       |      |       |
|                         |        | Dx0/1, TA = 25 °C C                                              |            |       |       |      |       |
| Transmit Gain Variation | Gxat   | Measured relative to GxA,                                        | -40 to 0   | -0.15 | _     | 0.15 | dB    |
| with Temperature        |        | $V_{DD} = 5 \text{ V, minimum}$                                  | 0 to 85    | -0.1  | _     | 0.1  | dB    |
|                         |        | gain < Gx < maximum gain                                         |            |       |       |      | _     |
| Transmit Gain Variation | GXAG   | Measured transmit gain over the                                  |            | -0.1  | _     | 0.1  | dB    |
| with Programmed Gain    |        | range from maximum to minimum, calculated the deviation from the |            |       |       |      |       |
|                         |        | programmed gain relative to GXA                                  |            |       |       |      |       |
|                         | 1      | (i.e., GXAF = Gactual – Gprog –                                  |            |       |       |      |       |
|                         |        | GXA),                                                            |            |       |       |      |       |
|                         |        | $T_A = 25$ °C, $V_{DD} = 5$ V                                    |            |       |       |      |       |

Table 14. Gain and Dynamic Range (continued)

| Parameter               | Symbol | Test Conditions                                                            | Ta (°C)             | Min    | Тур   | Max   | Unit |
|-------------------------|--------|----------------------------------------------------------------------------|---------------------|--------|-------|-------|------|
| Transmit Gain Variation | Gxaf   | Relative to 1020 Hz, minimum                                               |                     |        |       |       |      |
| with Frequency          |        | gain $<$ Gx $<$ maximum gain,                                              |                     |        |       |       |      |
|                         |        | DR0  or  DR1 = 0  dBm0 code:                                               |                     |        |       |       |      |
|                         |        | f = 16.67  Hz                                                              |                     | _      | -35   | -30   | dB   |
|                         |        | f = 50  Hz                                                                 | _                   | _      | -33   | -30   | dB   |
|                         |        | f = 60  Hz                                                                 |                     | _      | -40   | -30   | dB   |
|                         |        | f = 200  Hz                                                                | _                   | -1.8   | -0.5  | 0     | dB   |
|                         |        | f = 300  Hz to  3000  Hz                                                   |                     | -0.125 | ±0.04 | 0.125 | dB   |
|                         |        | f = 3140  Hz                                                               |                     | -0.57  | 0.01  | 0.125 | dB   |
|                         |        | f = 3380  Hz                                                               |                     | -0.885 | -0.6  | 0.012 | dB   |
|                         |        | f = 3860  Hz                                                               | _                   |        | -9.9  | -8.98 | dB   |
|                         |        | f ≥ 4600 Hz (measured response                                             |                     |        |       | -32   | dB   |
|                         |        | at alias frequency from 0 kHz to                                           |                     |        |       |       |      |
|                         |        | 4 kHz)                                                                     |                     |        |       |       |      |
| Transmit Gain Variation | GXAL   | Sinusoidal test method, reference                                          |                     |        |       |       |      |
| with Signal Level       |        | level = $0 \text{ dBm0}$ :                                                 |                     |        |       |       |      |
|                         |        | VFxI = -40  dBm0 to  +3  dBm0                                              | _                   | -0.2   | _     | 0.2   | dB   |
|                         |        | VFxI = -50  dBm0  to  -40  dBm0                                            |                     | -0.4   |       | 0.4   | dB   |
|                         |        | VFxI = -55  dBm0 to  -50  dBm0                                             | _                   | -1.2   |       | 1.2   | dB   |
| Receive Gain Absolute   | Gra    | Receive gain programmed for max-                                           | $\langle + \rangle$ | -0.15  | _     | 0.15  | dB   |
| Accuracy                |        | imum 0 dBm0 test level, applied 0                                          |                     |        |       |       |      |
|                         |        | dBm0 PCM code to Dr0 or Dr1,                                               | $\mathbf{O}$ .      |        |       |       |      |
|                         |        | measured VFrO, TA = 25 °C, load = $10 \text{ k}\Omega$                     |                     |        |       |       |      |
| Receive Gain            | C      |                                                                            | -40 to 0            | 0.15   |       | 0.15  | dB   |
| Variation with          | Grat   | Measured relative to $GRA$ , $VDD = 5$<br>V, minimum gain $< GR < maximum$ |                     | -0.15  |       | 0.15  |      |
| Temperature             |        | gain                                                                       | 0 to 85             | -0.1   |       | 0.1   | dB   |
| Receive Gain Variation  | Grag   | Measured receive gain over the                                             |                     | -0.1   |       | 0.1   | dB   |
| with Programmed Gain    | Gidio  | range from maximum to minimum                                              |                     | 0.1    |       | 0.1   | uБ   |
|                         |        | setting, calculated the deviation                                          |                     |        |       |       |      |
|                         |        | from the programmed gain relative                                          |                     |        |       |       |      |
|                         |        | to Gra, i.e.,                                                              |                     |        |       |       |      |
|                         |        | $G_{RAG} = G_{actual} - G_{prog} - G_{RA}$                                 |                     |        |       |       |      |
|                         |        | $T_A = 25 ^{\circ}C, V_{DD} = 5 ^{\circ}V$                                 |                     |        |       |       |      |

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

Table 14. Gain and Dynamic Range (continued)

| Parameter      | Symbol | Test Conditions                                        | Ta (°C) | Min                               | Тур   | Max    | Unit |
|----------------|--------|--------------------------------------------------------|---------|-----------------------------------|-------|--------|------|
| Receive Gain   | Graf   | Relative to 1020 Hz,                                   |         |                                   |       |        |      |
| Variation with |        | DR0  or  DR1 = 0  dBm0 code,                           |         |                                   |       |        |      |
| Frequency      |        | minimum gain < GR < maximum gain:                      |         |                                   |       |        |      |
|                |        | f ≤ 3000 Hz                                            |         | -0.125                            | ±0.04 | 0.125  | dB   |
|                |        | f = 3140  Hz                                           |         | -0.57                             | 0.01  | 0.125  | dB   |
|                |        | f = 3380  Hz                                           | _       | -0.885                            | -0.58 | +0.012 | dB   |
|                |        | f = 3860  Hz                                           |         | $\langle \mathcal{F}_{J} \rangle$ | -10.7 | -8.98  | dB   |
|                |        | f ≥ 4600 Hz                                            | -       |                                   |       | -28    | dB   |
| Receive Gain   | Gral   | Sinusoidal test method,                                |         |                                   |       |        |      |
| Variation with |        | reference level = 0 dBm0:                              |         |                                   |       |        | į    |
| Signal Level   |        | $D_R0 = -40 \text{ dBm}0 \text{ to } +3 \text{ dBm}0$  |         | -0.2                              |       | 0.2    | dB   |
|                |        | $D_R0 = -50 \text{ dBm}0 \text{ to } -40 \text{ dBm}0$ | 7       | -0.4                              |       | 0.4    | dB   |
|                |        | $D_R0 = -55 \text{ dBm}0 \text{ to } -50 \text{ dBm}0$ |         | -1.2                              |       | 1.2    | dB   |

**Table 15. Envelope Delay Distortion** 

| Parameter          | Symbol | Test Conditions         | Min | Max | Unit |
|--------------------|--------|-------------------------|-----|-----|------|
| Tx Delay, Absolute | Dxa    | f = 1600 Hz             |     | 315 | μs   |
| Tx Delay, Relative | Dxr    | f = 500 Hz—600 Hz       | _   | 220 | μs   |
| to 1600 Hz         |        | f = 600 Hz—800 Hz       |     | 145 | μs   |
|                    |        | f = 800 Hz—1000 Hz      | _   | 75  | μs   |
|                    |        | f = 1000  Hz - 1600  Hz | _   | 40  | μs   |
|                    |        | f = 1600 Hz—2600 Hz     | _   | 75  | μs   |
|                    |        | f = 2600  Hz - 2800  Hz | _   | 105 | μs   |
|                    |        | f = 2800  Hz - 3000  Hz | _   | 155 | μs   |
| Rx Delay, Absolute | Dra    | f = 1600 Hz             |     | 200 | μs   |
| Rx Delay, Relative | Drr    | f = 500  Hz - 1000  Hz  | -40 | _   | μs   |
| to 1600 Hz         |        | f = 1000  Hz - 1600  Hz | -30 | _   | μs   |
|                    |        | f = 1600  Hz - 2600  Hz |     | 90  | μs   |
|                    |        | f = 2600  Hz - 2800  Hz |     | 125 | μs   |
|                    |        | f = 2800  Hz - 3000  Hz | _   | 175 | μs   |

Table 16. Noise

| Parameter                                             | Symbol | <b>Test Conditions</b>                                                                                 | Min      | Тур | Max            | Unit       |
|-------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------|----------|-----|----------------|------------|
| Transmit Noise, C Message Weighted, μ-law Selected    | Nxc    | All 1s in gain register                                                                                | _        | _   | 15             | dBrnC0     |
| Transmit Noise, P Message Weighted, A-law Selected    | Nxp    | All 1s in gain register                                                                                |          | _   | -67            | dBm0p      |
| Receive Noise, C Message Weighted,<br>µ-law Selected  | Nrc    | PCM code is alternating positive and negative zeros                                                    |          | _   | 13             | dBrnC0     |
| Receive Noise, P Message Weighted,<br>A-law Selected  | Nrp    | PCM code equals positive one LSB                                                                       |          |     | <del>-79</del> | dBm0p      |
| Noise, Single Frequency                               | Nrs    | f = 0 kHz—100 kHz, analog to analog measurement (Dx0 is externally connected to Dr0), VFxI = 0 Vrms    |          |     | -53            | dBm0       |
| Power Supply Rejection, Transmit                      | PPSRx  | $V_{DD} = 5.0 \text{ Vdc} + 100 \text{ mVrms}:$<br>f = 0  kHz - 4  kHz*<br>f = 4  kHz - 50  kHz        | 36<br>30 | -   |                | dBC<br>dBC |
| Power Supply Rejection, Receive                       | PPSRR  | PCM code equals positive one LSB,<br>V <sub>DD</sub> = 5.0 + 100 mVrms,<br>measured VF <sub>R</sub> O: |          |     |                |            |
|                                                       |        | f = 0  Hz— $4000  Hzf = 4  kHz$ — $25  kHz$                                                            | 36<br>40 | _   | _              | dBC<br>dB  |
|                                                       |        | f = 25  kHz - 50  kHz                                                                                  | 36       | _   |                | dB         |
| Spurious Out-of-Band Signals at the<br>Channel Output | SOS    | 0 dBm0, 300 Hz—3400 Hz input PCM code applied at Dr0 (or Dr1): 4600 Hz—7600 Hz                         | 2        |     | -30            | dB         |
|                                                       |        | 7600 Hz—8400 Hz<br>8400 Hz—50,000 Hz                                                                   | _        | _   | -40<br>-30     | dB<br>dB   |
| * PPSRx is measured with a -50 dBm0 activation        |        |                                                                                                        |          |     |                |            |
| 18                                                    |        |                                                                                                        |          |     |                |            |

### **Table 17. Distortion**

| Parameter                            | Symbol | Test Conditions                        | Min | Max | Unit |
|--------------------------------------|--------|----------------------------------------|-----|-----|------|
| Signal to Total Distortion           | STDx   | Sinusoidal test method level:          |     |     |      |
| Transmit or Receive                  | STDr   | 3.0 dBm0                               | 33  |     | dBC  |
| Half-channel, μ-law Selected         |        | 0 dBm0 to -30 dBm0                     | 36  | _   | dBC  |
|                                      |        | -40 dBm0                               | 30  |     | dBC  |
|                                      |        | -45 dBm0                               | 25  | _   | dBC  |
| Single Frequency Distortion, Trans-  | SFDx   | - /                                    |     | -46 | dB   |
| mit                                  |        |                                        |     |     |      |
| Single Frequency Distortion, Receive | SFDr   | _                                      |     | -46 | dB   |
| Intermodulation Distortion           | IMD    | Transmit or receive two frequencies in | _   | -41 | dB   |
|                                      |        | the range (300 Hz—3400 Hz)             |     |     |      |

# Table 18. Crosstalk

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

| Parameter                                               | Symbol | Test Conditions                                        | Тур | Max | Unit |
|---------------------------------------------------------|--------|--------------------------------------------------------|-----|-----|------|
| Transmit to Receive Crosstalk,<br>0 dBm0 Transmit Level | CTx-r  | f = 300 Hz—3400 Hz<br>D <sub>R</sub> = steady PCM code | -90 | -75 | dB   |
| Receive to Transmit Crosstalk,<br>0 dBm0 Receive Level  | CTr-x  | f = 300 Hz—3400 Hz*                                    | -90 | -70 | dB   |

<sup>\*</sup> CTR-X and PPSRX are measured with a -50 dBm0 activation signal applied to VFxI.



# **Timing Characteristics**

A signal is valid if it is above VIH or below VIL and invalid if it is between VIL and VIH. For the purposes of this specification, the following conditions apply:

- All input signals are defined as  $V_{IL} = 0.4 \text{ V}$ ,  $V_{IH} = 2.7 \text{ V}$ ,  $t_R < 10 \text{ ns}$ ,  $t_F < 10 \text{ ns}$ .
- tr is measured from VIL to VIH. tr is measured from VIH to VIL.
- Delay times are measured from the input signal valid to the output signal valid.
- Setup times are measured from the data input valid to the clock input invalid.
- Hold times are measured from the clock signal valid to the data input invalid.
- Pulse widths are measured from VIL to VIL or from VIH to VIH.

| Symbol    | Parameter                           | Test Conditions          | Min | Typ      | Max | Unit   |
|-----------|-------------------------------------|--------------------------|-----|----------|-----|--------|
| fMCLK     | Frequency of MCLK—Selection         | _                        | 1   | 1536     | _   | kHz    |
| 1         | Frequency Is Programmable (See      |                          |     | 1544     |     | kHz    |
|           | Table 3.)                           |                          |     | 2048     | _   | kHz    |
|           |                                     |                          |     | 4096     | _   | kHz    |
| tMCHMCL   | Time of MCLK High                   | Measured from Vih to Vih | 80  | J        |     | ns     |
| tMCLMCH   | Time of MCLK Low                    | Measured from VIL to VIL | 80  |          |     | ns     |
| tMCH1MCH2 | Rise Time of MCLK                   | Measured from VIL to VIH | 1   | <u> </u> | 30  | ns     |
| tMCL2MCL1 | Fall Time of MCLK                   | Measured from VIH to VIL |     |          | 30  | ns     |
| tBCLMCH   | Hold Time, BCLK Low to MCLK<br>High |                          | 50  | _        |     | ns     |
| tFSLFSH   | Period of FSx or FSR Low            | Measured from VIL to VIL | 10  | 5-       |     | MCLK   |
|           |                                     |                          |     |          |     | Period |



# Timing Characteristics (continued)

**Table 20. PCM Interface Timing** (See Figures 4 and 5.)

| Symbol             | Parameter                                                                                                                    | Test Conditions                                                                                                     | Ta (°C)  | Min | Max  | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------|-----|------|------|
| fBCLK              | Frequency of BCLK (can vary from 64 kHz to 4096 kHz in 8 kHz increments)                                                     | _                                                                                                                   |          | 64  | 4096 | kHz  |
| tBCHBCL            | Time of BCLK High                                                                                                            | Measured from Vih to Vih                                                                                            |          | 80  |      | ns   |
| tBCLBCH            | Time of BCLK Low                                                                                                             | Measured from VIL to VIL                                                                                            |          | 80  |      | ns   |
| tBCH1BCH2          | Rise Time of BCLK                                                                                                            | Measured from VIL to VIH                                                                                            | <u> </u> |     | 30   | ns   |
| tBCL2BCL1          | Fall Time of BCLK                                                                                                            | Measured from Vih to Vil                                                                                            |          |     | 30   | ns   |
| tBCLFXL<br>tBCLFRL | Hold Time, BCLK Low<br>FSx/R to High or Low                                                                                  | _                                                                                                                   |          | 30  |      | ns   |
| tFXHBCL<br>tFRHBCL | Setup Time FSx/R, High to BCLK Low                                                                                           | -                                                                                                                   |          | 30  |      | ns   |
| tBCHDXV            | Delay Time, BCLK High<br>to Data Valid                                                                                       | Load = 100 pF plus two<br>LSTTL loads                                                                               | _        | _   | 90   | ns   |
| tBCLDXZ            | Delay Time, BCLK Low to                                                                                                      | 4//                                                                                                                 | -40 to 0 | 10  | 80   | ns   |
|                    | Dx0/1 Disabled if FSx Low, FSx<br>Low to Dx0/1 Disabled if Eighth<br>BCLK Low, or BCLK High to<br>Dx0/1 Disabled if FSx High |                                                                                                                     | 0 to 85  | 15  | 80   | ns   |
| tBCHTXL            | Delay Time, BCLK High to TSx Low if FSx High, or FSx High to TSx Low if BCLK High                                            | Load = 100 pF plus two<br>LSTTL loads                                                                               |          | _   | 60   | ns   |
| tBCLTXH            | High-impedance Time, BCLK Low to TSx High if FSx Low, or FSx BCLK High to TSx High if FSx High                               |                                                                                                                     |          | 15  | 60   | ns   |
| tFXHDXV            | Delay Time, FSx/R<br>High to Data Valid                                                                                      | Load = 100 pF plus two LSTTL loads, applies if FSx/R rises later than BCLK rising edge in nondelayed-data mode only | _        | _   | 80   | ns   |
| tDRVBCL            | Setup Time, Dr0/1<br>Valid to BCLK Low                                                                                       |                                                                                                                     | _        | 30  | _    | ns   |
| tBCLDRX            | Hold Time, BCLK Low to Dr0/1                                                                                                 | _                                                                                                                   | -40 to 0 | 15  |      | ns   |
|                    | Invalid                                                                                                                      |                                                                                                                     | 0 to 85  | 20  |      | ns   |
| tBCLMCH            | BCLK Low to MCLK High at the End of the First Data Bit Period                                                                | _                                                                                                                   | <u> </u> | 50  | _    | ns   |

# Timing Characteristics (continued)



Figure 4. Nondelayed-Data Timing Mode



Figure 5. Delayed-Data Timing Mode

# NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

# Timing Characteristics (continued)

**Table 21. Serial Control Port Timing (See Figure 6.)** 

| Symbol    | Parameter                                                  | Test Conditions                                                        | Min | Max  | Unit |
|-----------|------------------------------------------------------------|------------------------------------------------------------------------|-----|------|------|
| fCCLK     | Frequency of CCLK                                          | _                                                                      |     | 2048 | kHz  |
| tCCHCCL   | Time of CCLK High                                          | Measured from Vih to Vih                                               | 160 |      | ns   |
| tCCLCCH   | Time of CCLK Low                                           | Measured from VIL to VIL                                               | 160 | _    | ns   |
| tCCH1CCH2 | Rise Time of CCLK                                          | Measured from VIL to VIH                                               | _   | 50   | ns   |
| tCCL2CCL1 | Fall Time of CCLK                                          | Measured from VIH to VIL                                               | _   | 50   | ns   |
| tCCLCSL   | Hold Time, CCLK Low to CS Low                              | Measured from first CCLK low transition                                | 10  | _    | ns   |
| tCCLCSH   | Hold Time, CCLK Low to CS High                             | Measured from eighth CCLK low transition                               | 100 |      | ns   |
| tCSLCCH   | Setup Time, $\overline{\text{CS}}$ Transition to CCLK Low  | _                                                                      | 60  |      | ns   |
| tCSHCCH   | Setup Time, $\overline{\text{CS}}$ Transition to CCLK High |                                                                        | 50  | _    | ns   |
| tCIVCCL   | Setup Time, CI Data In to CCLK Low                         |                                                                        | 50  | _    | ns   |
| tCCLCIX   | Hold Time, CCLK Low to CI Invalid                          | <del></del>                                                            | 50  |      | ns   |
| tCCHCOV   | Delay Time, CCLK High to CO Data Out Valid                 | Load = 100 pF plus 2 LSTTL loads                                       | _   | 80   | ns   |
| tCSLCOV   | Delay Time, CS Low to CO<br>Valid                          | Applies only if separate $\overline{CS}$ used for byte 2               |     | 80   | ns   |
| tCSHCOZ   | Delay Time, CS High to CO High Impedance                   | Applies when $\overline{\text{CS}}$ high occurs before ninth CCLK high | 15  | 80   | ns   |

# **Table 22. Interface Latch Timing (See Figure 6.)**

| Symbol  | Parameter                                            | Test Conditions                                     | Min | Max | Unit |
|---------|------------------------------------------------------|-----------------------------------------------------|-----|-----|------|
| tILXCCL | Setup Time, IL to Eighth CCLK of Byte 1              | Interface latch inputs only                         | 100 |     | ns   |
| tCCLILX | Hold Time, IL Valid from<br>Eighth CCLK Low (byte 1) |                                                     | 50  | _   | ns   |
| tCCLILV | Delay Time CCLK 8 of<br>Byte 2 to IL                 | Interface latch outputs only C <sub>L</sub> = 50 pF | _   | 200 | ns   |

### Table 23. Master Reset Pin

| Symbol  | Parameter                     | Min | Max | Unit |
|---------|-------------------------------|-----|-----|------|
| tMRHRML | Duration of Master Reset High | 1   |     | μs   |

# Timing Characteristics (continued)



# **Applications**

NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

Figure 7 illustrates a T7570 codec interfaced to a L7554 SLIC. Interface components were chosen for a basic  $600 \Omega$  resistive only termination and balance network. Overall receive path gain is 0 dB (PCM to T/R). Overall transmit path gain is -2 dB (T/R to PCM). Codec receive gain is 0 dB. The signal level returned to VFxI is -3.658 dBm. This satisfies the transmission level point requirement for hybrid cancellation. That is, the signal at VFxI relative to the output at VFRO must be within -2.5 dB to -10.25 dB. Transmit gain of the codec is set at +1.658 dB in order to achieve a transmission level point at Dx of -2 dBm.

Transmit and receive paths are capacitively coupled to accommodate different SLIC and codec bias levels. The codec's inputs are self-biased so that no additional external resistors are necessary with ac coupling. Capacitor values are sized appropriately to pass low-frequency requirements of relevant gain versus frequency templates. Resistive values were ascertained from SLIC documentation.

An optional 20 kΩ resistor from RCVN to ground and a 30 pF capacitor across RGP can be added for stability.

Gain and hybrid-balance register values are shown in hex. Gain values were obtained from Tables 8 and 9. Hybrid-balance values were obtained by removing the codec and inserting a network analyzer to measure the phase and gain returned by the loop to VFxI when a signal is injected at VFRO. Gain and phase are then measured at 14 frequencies. The results obtained from this exercise are plugged into the hybrid-balance software that provides the register settings as shown.



5-4716 (F).a

Figure 7. 600  $\Omega$  Resistive SLIC Interface

| Register Settings |                 |       |             |  |  |
|-------------------|-----------------|-------|-------------|--|--|
| Register          | Register Number | Value | Description |  |  |
| RX GAIN           | 04              | AE    | 0 dB        |  |  |
| TX GAIN           | 05              | AE    | 1.658 dB    |  |  |
| HYBRID 1          | 06              | A4    | _           |  |  |
| HYBRID 2          | 07              | 51    | _           |  |  |
| HYBRID 3          | 08              | 88    | _           |  |  |

# **Outline Diagrams**

# 28-Pin PLCC

Dimensions are shown in inches.



NOT RECOMMENDED FOR NEW DESIGNS NOT RECOMMENDED FOR NEW DESIGNS

# **Ordering Information**

| Device Code      | Package                    | Temperature      | Comcode   |
|------------------|----------------------------|------------------|-----------|
| T - 7570 ML2     | 28-Pin PLCC                | –40 °C to +85 °C | 107055782 |
| T - 7570 ML2 -TR | 28-Pin PLCC, Tape and Reel | −40 °C to +85 °C | 107056525 |



